Designing with Xilinx® FPGAs, Softcover reprint of the original 1st ed. 2017
Using Vivado

Coordinator: Churiwala Sanjay

Language: English

94.94 €

In Print (Delivery period: 15 days).

Add to cartAdd to cart
Designing with Xilinx® FPGAs
Publication date:
Support: Print on demand

137.14 €

In Print (Delivery period: 15 days).

Add to cartAdd to cart
Designing with Xilinx® FPGAs
Publication date:
260 p. · 15.5x23.5 cm · Hardback

This book helps readers to implement their designs on Xilinx® FPGAs. The authors demonstrate how to get the greatest impact from using the Vivado® Design Suite, which delivers a SoC-strength, IP-centric and system-centric, next generation development environment that has been built from the ground up to address the productivity bottlenecks in system-level integration and implementation. This book is a hands-on guide for both users who are new to FPGA designs, as well as those currently using the legacy Xilinx tool set (ISE) but are now moving to Vivado. Throughout the presentation, the authors focus on key concepts, major mechanisms for design entry, and methods to realize the most efficient implementation of the target design, with the least number of iterations.

State of the Art Programmable Logic.- Vivado Design Tools.- IP Flows.- Gigabit Transceivers.- Memory Controllers.- Processor Options.- Vivado IP Integrator.- SysGen for DSP.- Synthesis.- C Based Design.- Simulation.- Clocking.- Stacked Silicon Interconnect.- Timing Closure.- Power Analysis and Optimization.- System Monitor.- Hardware Debug.- Emulation Using FPGAs.- Partial Reconfiguration & Hierarchical Design.

Sanjay Churiwala is Senior Director of Engineering for Xilinx India Technology Services. He has extensive experience in the field of EDA and semiconductors R&D, as well as customer-interaction. He specializes in Clock Domain Crossings and Synchronization, STA, Power, Synthesis, Simulation, Rule based static checkers, Cell Characterization and Modeling.

Emphasizes concepts, particularly which device characteristics are important, and how they influence a user’s design realization Uses a systematic approach to achieving design target goals, such as Power and Timing Explores the various ways to enter design information and read back/analyze a design realization Demonstrates use of some of the most widely used IP Cores Explains debugging of designs on Xilinx devices and using Xilinx Tools Includes supplementary material: sn.pub/extras