DSP Architecture Design Essentials, Softcover reprint of the original 1st ed. 2012
Electrical Engineering Essentials Series

Authors:

Language: English

84.39 €

In Print (Delivery period: 15 days).

Add to cartAdd to cart
DSP Architecture Design Essentials
Publication date:
Support: Print on demand

116.04 €

In Print (Delivery period: 15 days).

Add to cartAdd to cart
Dsp architecture design essentialsw online files/update (series: integrated circuits and systems)
Publication date:
351 p. · 21x27.9 cm · Paperback

In DSP Architecture Design Essentials, authors Dejan Markovi? and Robert W. Brodersen cover a key subject for the successful realization of DSP algorithms for communications, multimedia, and healthcare applications. The book addresses the need for DSP architecture design that maps advanced DSP algorithms to hardware in the most power- and area-efficient way.

The key feature of this text is a design methodology based on a high-level design model that leads to hardware implementation with minimum power and area. The methodology includes algorithm-level considerations such as automated word-length reduction and intrinsic data properties that can be leveraged to reduce hardware complexity. From a high-level data-flow graph model, an architecture exploration methodology based on linear programming is used to create an array of architectural solutions tailored to the underlying hardware technology.

The book is supplemented with online material: bibliography, design examples, CAD tutorials and custom software.

Energy and Delay Models.- Circuit Optimization.- Architectural Techniques.- Architecture Flexibility.- Arithmetic for DSP.- CORDIC, Divider, Square Root.- Digital Filters.- Time-Frequency Analysis.- Data-Flow Graph Model.- Wordlength Optimization.- Architectural Optimization.- Simulink-Hardware Flow.- Multi-GHz Radio DSP.- Dedicated MHz-rate Decoders.- Flexible MHz-rate Decoder.- kHz-rate Neural Processors.- Brief Outlook.

Addresses the gap between DSP algorithm design and hardware implementation Presents a methodology for power- and area-efficient architecture design Done in close interaction with leading industrial researchers Design methodology is verified on a number of chips Uses a high-level Matlab/Simulink description Online access to tutorials, examples, and software