Microarchitecture of Network-on-Chip Routers, Softcover reprint of the original 1st ed. 2015
A Designer's Perspective

Authors:

Language: English
Microarchitecture of Network-on-Chip Routers
Support: Print on demand

Microarchitecture of network-on-chip routers
175 p. · 15.5x23.5 cm · Paperback
This book provides a unified overview of network-on-chip router micro-architecture, the corresponding design opportunities and challenges, and existing solutions to overcome these challenges. The discussion focuses on the heart of a NoC, the NoC router, and how it interacts with the rest of the system. Coverage includes both basic and advanced design techniques that cover the entire router design space including router organization, flow control, pipelined operation, buffering architectures, as well as allocators? structure and algorithms. Router micro-architectural options are presented in a step-by-step manner beginning from the basic design principles. Even highly sophisticated design alternatives are categorized and broken down to simpler pieces that can be understood easily and analyzed. This book is an invaluable reference for system, architecture, circuit, and EDA researchers and developers, who are interested in understanding the overall picture of NoC routers' architecture, the associated design challenges, and the available solutions.
Introduction to network-on-chip design.- Link-level flow control and buffering.- Baseline switching modules and routers.- Arbitration logic.- Pipelined wormhole routers.- Virtual-channel flow control and buffering.- Baseline virtual-channel based switching modules and routers.- High-speed allocators for VC-based routers.- Pipelined virtual-channel-based routers.
Designed pedagogically, explaining basic functionality of each NoC router and design block, relating it to the role it plays in the system Performance-enhancing features are added in a step-by-step manner Justifies and explains every design choice, including the less attractive options Includes detailed examples presenting the flow of information inside the router on a cycle-by-cycle basis, highlighting the operation of each part under regular or worst-case traffic scenarios Includes supplementary material: sn.pub/extras