Models in Hardware Testing, 2010
Lecture Notes of the Forum in Honor of Christian Landrault

Frontiers in Electronic Testing Series, Vol. 43

Language: English

105.49 €

Subject to availability at the publisher.

Add to cartAdd to cart
Models in Hardware Testing
Publication date:
257 p. · 15.5x23.5 cm · Hardback

105.49 €

In Print (Delivery period: 15 days).

Add to cartAdd to cart
Models in Hardware Testing
Publication date:
257 p. · 15.5x23.5 cm · Paperback

Model based testing is the most powerful technique for testing hardware and software systems. Models in Hardware Testing describes the use of models at all the levels of hardware testing. The relevant fault models for nanoscaled CMOS technology are introduced, and their implications on fault simulation, automatic test pattern generation, fault diagnosis, memory testing and power aware testing are discussed. Models and the corresponding algorithms are considered with respect to the most recent state of the art, and they are put into a historical context by a concluding chapter on the use of physical fault models in fault tolerance.

Contributing Authors. Preface. To Christian: a Real Test & Taste Expert. From LAAS to LIRMM and Beyond. 1: Open Defects in Nanometer Technologies; J. Figueras, et al. 2: Models for Bridging Defects; M. Renovell, et al. 3: Models for Delay Faults; S. M. Reddy. 4: Fault Modeling for Simulation and ATPG; B. Becker, I. Polian. 5: Generalized Fault Modeling for Logic Diagnosis; H.-J. Wunderlich, S. Holst. 6: Models in Memory Testing, From functional testing to defect-based testing; S. Di Carlo, P. Prinetto. 7: Models for Power-Aware Testing; P. Girard, H.-J. Wunderlich. 8: Physical Fault Models and Fault Tolerance; J. Arlat, Y. Crouzet. Index.

Introduction of model based hardware testing Describes fault models for nanoscaled CMOS technology Fault simulation, ATPG and diagnosis algorithms for complex fault models Comprehensive treatment including memory and low power aspects