New Data Structures and Algorithms for Logic Synthesis and Verification, 1st ed. 2017

Author:

Language: English

52.74 €

In Print (Delivery period: 15 days).

Add to cartAdd to cart
New Data Structures and Algorithms for Logic Synthesis and Verification
Publication date:
Support: Print on demand

52.74 €

In Print (Delivery period: 15 days).

Add to cartAdd to cart
New Data Structures and Algorithms for Logic Synthesis and Verification
Publication date:
Support: Print on demand

This book introduces new logic primitives for electronic design automation tools. The author approaches fundamental EDA problems from a different, unconventional perspective, in order to demonstrate the key role of rethinking EDA solutions in overcoming technological limitations of present and future technologies. The author discusses techniques that improve the efficiency of logic representation, manipulation and optimization tasks by taking advantage of majority and biconditional logic primitives. Readers will be enabled to accelerate formal methods by studying core properties of logic circuits and developing new frameworks for logic reasoning engines.

Introduction.- Part 1. Logic Representation, Manipulation and Optimization.- Biconditional Logic.- Majority Logic.- Part 2. Logic Satisfiability and Equivalence Checking.- Exploiting Logic Properties to Speedup SAT.- Majority Normal Form Representation and Satisfiability.- Improvements to the Equivalence Checking of Reversible Circuits.- Conclusions.

Luca Gaetano Amaru is a Senior II, R&D Engineer at Synopsys Inc., Mountain View, CA. Formerly, he was a research assistant and PhD student in Computer Science at EPFL, Integrated Systems Laboratory, Lausanne, Switzerland, where he worked on new data structures and algorithms for logic synthesis and verification, under the direction of Prof. De Micheli, Dr. Gaillardon and Prof. Burg. He received his Bachelor's Degree in Electronic Engineering, with honors, from Politecnico di Torino, Italy, in 2009. In 2011 he received his double Master's Degree in Electronic Engineering, with honors, from Politecnico di Torino, Italy, and Politecnico di Milano, Italy. In 2014, he was a visiting researcher at Stanford University, Palo Alto, CA, USA.

Provides a comprehensive, theoretical study on majority and biconditional logic for logic synthesis Updates the current scenario in synthesis and verification – especially in light of emerging technologies Demonstrates applications to CMOS technology and emerging technologies Includes supplementary material: sn.pub/extras