Lavoisier S.A.S.
14 rue de Provigny
94236 Cachan cedex
FRANCE

Heures d'ouverture 08h30-12h30/13h30-17h30
Tél.: +33 (0)1 47 40 67 00
Fax: +33 (0)1 47 40 67 02


Url canonique : www.lavoisier.fr/livre/autre/test-resource-partitioning-for-system-on-a-chip/chakrabarty/descriptif_1780905
Url courte ou permalien : www.lavoisier.fr/livre/notice.asp?ouvrage=1780905

Test Resource Partitioning for System-on-a-Chip, Softcover reprint of the original 1st ed. 2002 Frontiers in Electronic Testing Series, Vol. 20

Langue : Anglais

Auteurs :

Couverture de l’ouvrage Test Resource Partitioning for System-on-a-Chip

Test Resource Partitioning for System-on-a-Chip is about test resource partitioning and optimization techniques for plug-and-play system-on-a-chip (SOC) test automation. Plug-and-play refers to the paradigm in which core-to-core interfaces as well as core-to-SOC logic interfaces are standardized, such that cores can be easily plugged into "virtual sockets" on the SOC design, and core tests can be plugged into the SOC during test without substantial effort on the part of the system integrator. The goal of the book is to position test resource partitioning in the context of SOC test automation, as well as to generate interest and motivate research on this important topic.

SOC integrated circuits composed of embedded cores are now commonplace. Nevertheless, There remain several roadblocks to rapid and efficient system integration. Test development is seen as a major bottleneck in SOC design, and test challenges are a major contributor to the widening gap between design capability and manufacturing capacity. Testing SOCs is especially challenging in the absence of standardized test structures, test automation tools, and test protocols.

Test Resource Partitioning for System-on-a-Chip responds to a pressing need for a structured methodology for SOC test automation. It presents new techniques for the partitioning and optimization of the three major SOC test resources: test hardware, testing time and test data volume.

Test Resource Partitioning for System-on-a-Chip paves the way for a powerful integrated framework to automate the test flow for a large number of cores in an SOC in a plug-and-play fashion. The framework presented allows the system integrator to reduce test cost and meet short time-to-market requirements.

Preface. Part I: Introduction. 1. Test Resource Partitioning. Part II: TRP for Test Hardware Optimization. 2. Test Access Mechanism Optimization. 3. Improved Test Bus Partitioning. 4. Test Wrapper and Tam Co-Optimization. Part III: TRP for Testing Time Minimization. 5. Test Scheduling. 6. Precedence, Preemption, and Power Constraints. Part IV: TRP for Test Data Volume Reduction. 7. Test Data Compression Using Golomb Codes. 8. Frequency-Directed Run-Length (FDR) Codes. 9. TRP for Low-Power Scan Testing. 10. Conclusion. References. Index.

Date de parution :

Ouvrage de 232 p.

15.5x23.5 cm

Disponible chez l'éditeur (délai d'approvisionnement : 15 jours).

Prix indicatif 105,49 €

Ajouter au panier

Date de parution :

Ouvrage de 232 p.

15.5x23.5 cm

Sous réserve de disponibilité chez l'éditeur.

Prix indicatif 105,49 €

Ajouter au panier